

# Digital panel meter IC's RS7106, 7126, 7107

# **RS** stock numbers 303-652, 307-143, 307-862

The RS digital panel meter IC's incorporate all the analogue and digital active circuitry to enable 31/2 digit panel meters with auto-polarity and auto-zero to be constructed. The devices also include display decoder/drivers, thus allowing direct interface with 7-segment common anode LED displays (7107) or a 31/2 digit liquid crystal display (7106 & 7126).



Table 1 - Electronic switch positions

| Switch    | 1      | 2    | 3      |  |
|-----------|--------|------|--------|--|
| State     |        |      |        |  |
| INPUT     | Closed | Open | Open   |  |
| +REF      | Open   | *    | Open   |  |
| -REF      | Open   | *    | Open   |  |
| AUTO-ZERO | Open   | Open | Closed |  |

\*+REF closed for - ve inputs -REF closed for +ve inputs

Initially the control logic sets the electronic switches as shown in table 1, in this mode the unknown input is applied to the integrator, comprising amplifier (B), R1 and C1, via buffer amplifier (A). The integrator output therefore ramps positively or negatively, depending on the input polarity, for a period set by the internal clock oscillator. At the end of this period, state 2 in table 1 is selected, here the input is disconnected and the positive or negative reference connected to the integrator which subsequently begins to ramp towards zero. The comparator (C) determines, during the initial ramp, which reference is selected and also detects that state of zero inteoutput. During state grator 2 the counter accumulates clock pulses until the integrator reaches zero, i.e. comparator (C) changes state. At this point state 3 is selected, here the accumulated count and polarity are displayed giving the unknown input value and the auto-zero mode is selected, this mode short circuits the input and connects capacitor C2 between the buffer amplifier (A) output and short circuited integrator and comparator.

Auto-zero capacitor C2 thus charges to a value determined by the offsets appearing at the amplifier outputs and the period of the auto-zero mode; this timing is once again determined by the clock oscillator. Upon completion of auto-zero, state 1 is re-selected thus the whole cycle is repeated. However, the charge on the auto-zero capacitor C2 is subtracted or added to the input voltage thereby correcting any drift in circuit performance. In the event of an input not being applied the auto-zero mode maintains a zero reading by continuous compensation of amplifier drift.

The IC's utilise the dual ramp principle which is a technique where the unknown input voltage is used to charge a capacitor for a fixed time. Then, with the unknown disconnected, a reference voltage is used to discharge the capacitor. The time taken to discharge the capacitor is a measure of the unknown voltage. To ensure that the charge and discharge are linear an integrator is used.



The frequency of the clock oscillator is independent of overall circuit accuracy, however, by selecting a clock frequency such that the initial ramp period is equivalent to or a multiple of the mains period maximum rejection of series mode interference is obtained ("System Timing" section under Operating Modes).

# Absolute maximum ratings

## 7106

| Supply voltage (V+ to V-)                      | 15V            |
|------------------------------------------------|----------------|
| Analogue input voltage (either input) (Note 1) | V+ to V-       |
| Reference input voltage (either input)         | V+ to V-       |
| Clock input                                    | Test to V+     |
| Power dissipation (Note 2)                     | 800mW          |
| Operating temperature                          | 0°C to +70°C   |
| Storage temperature                            | 65°C to +160°C |
| Lead temperature (Soldering, 60 sec)           | 300°C          |
|                                                |                |

## 7107

| Supply voltage V+                              | +6V            |  |  |
|------------------------------------------------|----------------|--|--|
| V                                              | -9V            |  |  |
| Analogue input voltage (either input) (Note 1) | V+ to V-       |  |  |
| Reference input voltage (either input)         | V+ to V-       |  |  |
| Clock input                                    | Gnd to V+      |  |  |
| Power dissipation (Note 2)                     | 800mW          |  |  |
| Operating temperature                          | 0°C to +70°C   |  |  |
| Storage temperature                            | 65°C to +160°C |  |  |
| Lead temperature (Soldering, 60 sec)           | 300°C          |  |  |

- Note 1:Input voltages may exceed the supply voltages provided the input current is limited to  $\pm 100 \mu A.$
- Note 2:Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
- Note 3:Unless otherwise noted specifications apply to both the 7106, 7126 and 7107 at TA = 25°C, fclock = 48kHz, 7106 and 7126 are tested in the circuit of figure 10 using the 200mV version. The 7107 is tested using the 200mV version with external precision voltage reference as figure 9 and figure 3.
- Note 4:Refer to "Differential Input" section under Operating Modes.
- Note 5:Back plane drive is in phase with segment drive for "off" segment, 180° out of phase for "on" segment. Frequency is 20 times conversion rate.

Note 6:Does not include LED current for 7107.

# Electrical characteristics (Note 3)

| Characteristics                   | Conditions                                                         | Min    | Тур      | Max    | Units           |
|-----------------------------------|--------------------------------------------------------------------|--------|----------|--------|-----------------|
| Zero input reading                | Vin = 0.0V                                                         |        |          |        |                 |
|                                   | Full scale = 200.0 mV                                              | -000.0 | ±000.0   | +000.0 | Digital Reading |
| Ratiometric reading               | Vin = Vref                                                         | 999    | 999/1000 | 1000   | Digital Reading |
|                                   | Vref = 100 mV                                                      |        |          |        |                 |
| Rollover error (Difference in     | -Vin = +Vin = 200.0mV                                              | -1     | ± 2      | +1     | Counts          |
| reading for equal positive and    |                                                                    |        |          |        |                 |
| negative reading near full scale) |                                                                    |        |          |        |                 |
| Linearity (Max. deviation from    | Full scale = 200mV                                                 | -1     | ± 2      | +1     | Counts          |
| best straight line fit)           | or full scale = $2.000V$                                           |        |          |        |                 |
| Common mode rejection ratio       | $Vcm = \pm 1V$ , $Vin = 0V$ .                                      |        | 50       |        | μV/V            |
| (Note 4)                          | Full scale = 200.0mV                                               |        |          |        |                 |
| Noise (pk-Pk value not exceeded   | Vin = 0V                                                           |        | 15       |        | μV              |
| 95% of time)                      | Full scale = 200.0mV                                               |        |          |        |                 |
| Leakage current @ input           | Vin = 0V                                                           |        | 1        | 10     | pА              |
| Zero reading drift                | Vin = 0                                                            |        | 0.2      | 1      | μV/°C           |
|                                   | 0° <ta<70°c< td=""><td></td><td></td><td></td><td></td></ta<70°c<> |        |          |        |                 |
| Scale factor temperature          | Vin = 199.0mV                                                      |        | 1        | 5      | ppm/°C          |
| /Coefficient                      | 0 <ta<70°c< td=""><td></td><td></td><td></td><td></td></ta<70°c<>  |        |          |        |                 |
|                                   | (Ext. Ref. Oppm/°C                                                 |        |          |        |                 |
| Supply current 7106 & 7107        | Vin = 0 (Note 6)                                                   |        | 0.8      | 1.8    | mA              |
| 7216                              | Vin = 0                                                            |        | 50       | 100    | μA              |
| Analogue common voltage (with     | 25k $\Omega$ between common &                                      | 2.4    | 2.8      | 3.2    | Volts           |
| respect to pos. supply)           | pos. supply (7216 250K)                                            |        |          |        |                 |
| Temp. coeff. of analogue common   | 25k $\Omega$ between common &                                      |        | 80       |        | ppm/°C          |
| (with respect to pos. Supply)     | pos. supply (7216 250K)                                            |        |          |        |                 |
| 7106 and 7216                     | V supply = 9V                                                      | 4      | 5        | 6      | Volts           |
| Pk-Pk segment drive voltage       |                                                                    |        |          |        |                 |
| (Note 5)                          |                                                                    |        |          |        |                 |
| 7106 and 7216                     | V supply = 9V                                                      | 4      | 5        | 6      | Volts           |
| Pk-Pk backplane drive voltage     |                                                                    |        |          |        |                 |
| (Note 5)                          |                                                                    |        |          |        |                 |
| 7107 ONLY                         | +supply = 5.0V                                                     | 5      | 8.0      |        | mA              |
| Segment sinking current           | Segment voltage = 3V                                               |        |          |        |                 |
| (Except Pin 19)                   |                                                                    |        |          |        |                 |
| 7107 ONLY                         | +supply = 5.0V                                                     | 10     | 16       |        | mA              |
| Segment sinking current           | Segment voltage = 3V                                               |        |          |        |                 |
| (Pin 19 only)                     |                                                                    |        |          |        |                 |

## Operating modes

#### Auto-zero

With the inputs shorted, the display should read zero. The negative sign being displayed about 50% of the time.

#### **Differential input**

The input can accept differential voltages anywhere within the common mode range of the input amplifier; or specifically from 0.5 volts below the positive supply to 1.0 volt above the negative supply. In this range the system has a CMRR of 86 dB typical. However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worse case condition would be a large positive common-mode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 2V full scale swing with little loss of accuracy. The integrator output can swing within 0.3 volts of either supply without loss of linearity.

#### **Differential reference**

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common mode error is a roll-over voltage caused by the reference capacitor losing or gaining charge to stray capacity on its nodes. If there is a large common mode voltage, the reference capacitor can gain charge (increase voltage) when called up to de-integrate a positive signal but lose charge (decrease voltage) when called up to de-integrate a negative input signal. This difference in reference for (+) or (-) input voltage will give a roll-over error. However, by selecting the reference capacitor large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count for the worse case condition. ("Component Value Selection").

#### Analogue common

This pin is included primarily to set the common mode voltage for battery operation (7106 and 7126) or for any system where the input signals are floating with respect to the power supply. The common pin sets a voltage that is approximately 2.8 volts more negative than the positive supply. This is selected to give a minimum end-of-life battery voltage of about 6V. However, the analogue common has some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate (>7V), the common voltage will have a low voltage coefficient (0.001%/%), low output impedance (.15 $\Omega$ ), and a temperature coefficient typically less than 80ppm/°C.

#### Over-range

Inputs greater than full scale will cause suppression of the three least significant digits, i.e. only 1 or -1 will be displayed.

#### Polarity

The absence of a polarity sign indicates a positive input reading. A negative input is indicated by a negative sign.



The limitations of the on-chip reference should also be recognised, however. With the 7107, the internal heating which results from the LED drivers can cause some degradation in performance. The combination of reference Temperature Coefficient (TC), internal chip dissipation, and package thermal resistance can increase noise near full scale from 25  $\mu$ V to 80 µVpk-pk. Also the linearity in going from a high dissipation count such as 1000 (20 segments on) to a low dissipation count such as 1111 (8 segments on) can suffer by a count or more. Devices with a positive TC reference may require several counts to pull out of an overload condition. This is because overload is a low dissipation mode, with the three least significant digits blanked. Similarly, units with a negative TC may cycle between overload and a non-overload count as the die alternately heats and cools. All these problems are of course eliminated if an external reference is used.

The 7106 and 7126 with negligible dissipation, suffer from none of these problems. In all cases, an external reference can easily be added, as shown in figure 3.

**N.B.** When an external bandgap reference (1.26V) is used with the 7107, Input - (pin 30) is tied to Analogue common (pin 32) thus establishing the correct common mode voltage. If Analogue common is not shorted to Digital ground (pin 21), the input voltage may float with respect to the power supply if Analogue common is shorted to ground, the input is single ended (referred to supply ground.

# 232-2251

Analogue common is also the voltage the input returns to during auto-zero and de-integrate. If signal low is different from analogue common, a common mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications input low will be set at a fixed known voltage (power supply common for instance). In this application, analogue common should be tied to the same point, thus removing the common mode voltage from the converter. The same holds true for the reference voltage. If reference can be conveniently referenced to analogue common, it should be since this removes the common mode voltage from the reference system.

N.B. When using the internal reference analogue common must not be connected to  $\mbox{OV}$  or ground)

Within the IC, analogue common is tied to an N channel FET that can sink 30mA (100 $\mu$ A7126) or more of current to hold the voltage 2.8 volts below the positive supply (when a load is trying to pull the common line positive). However, there is only 10 $\mu$ A (1 $\mu$  A7126) of source current, so common may easily be tied to a more negative voltage thus over-riding the internal reference.

#### Test

The test pin serves two functions. On the 7106 and 7126, it is coupled to the internally generated digital ground through a 500 $\Omega$  resistor (digital ground is set at approximately 5V below +V). Thus, when operated from a single battery supply, test can be used as the 0v rail for externally generated segment drivers, such as decimal points (or any other presentation the user may want to include on the LCD display), or it may be used as a common mode reference level to ensure compatibility with most op amps. Figure 8 shows such an application.

When the 7106 is operated from a  $\pm 5V$  supply and external digital circuitry is required, the test pin should be connected to Ov.

N.B. the test function can only be implemented in this case by use of a S.P.D.T. switch). The second function is a "lamp test". When test is pulled high (to + supply) all segments will be turned on and the display should read -1888. Caution: on the 7106 and 7126, in the lamp-test mode, the segments have a constant dc voltage (no square-wave) and will burn the LCD display if left in this mode for several minutes.

### System timing

Figure 4 shows the clocking arrangements used in the 7106, 7126 and 7107. Three basic clocking arrangements can be used:

- 1. An external oscillator connected to pin 40.
- 2. A crystal circuit between pins 39 and 40.
- 3. An RC oscillator using all three pins.

The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the three convert-cycle phases. These are signal integrate (1000 counts), reference de-integrate (0 to 2000 counts) and autozero (1000 to 3000 counts). For signals less than full scale, auto-zero gets the unused portion of reference de-integrate. This makes a complete measure cycle of 4,000 (16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48kHz would be used.

To achieve maximum rejection of 50 Hz pickup, the signal integrate cycle should be a multiple of 20 ms. Oscillator frequencies of 200kHz, 100kHz, 66 2/3 kHz, 50kHz, 40kHz etc would be suitable. Note that 40kHz (2.5 readings/second) will reject both 50 and 60 Hz(also 400 and 440 Hz).



# Component value selection (7126 values shown in brackets).

#### Integrating resistor

Both the buffer amplifier and the integrator have a class A output stage with 100 $\mu$ A (6 $\mu$ A) of quiescent current. They can supply 20 $\mu$ A (1 $\mu$ A) of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 volt full scale, 470k (IM8) is near optimum and similarly a 47k (180k) for a 200.0 mV scale.

#### Integrating capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 volt from either supply). When the analogue common is used as a reference, nominal  $\pm 2$  volt full scale integrator swing is fine. For the 7107 with  $\pm 5$  volt supplies and analogue common tied to supply ground, a  $\pm 3.5$  to  $\pm 4$  volt swing is nominal. For three readings second (50kHz clock), nominal values for C1 are 220n 7106, 100n 7107 and 47n 7126. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

An additional requirement of the integrating capacitor is to have low dielectric absorption to prevent roll-over errors. Polypropylene and polycarbonate capacitors are suitable for this application.

#### Auto-zero capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full scale where noise is very important, a 470n (330n) capacitor is recommended. On the 2 volt scale, a 47n (22n) capacitor increases the speed of recovery from overload and is adequate for noise on this scale.

#### **Reference** capacitor

A 100n capacitor gives good results in most applications. However, where a large common mode voltage exists (i.e. the reference low is not at analogue common) and a 200 mV scale is used, a larger value is required to prevent roll-over error. Generally  $1\mu$  will hold the roll-over error to 0.5 count in this instance.

#### Oscillator components

For all ranges of frequency a 100k (200k) resistor is recommended and the capacitor is selected from the

equation f =  $\frac{0.45}{R_3C_4}$  ). For 48kHz clock (3 readings/second), C4 .100p (50p).

#### Reference voltage

The analogue input required to generate full-scale output (2000 counts) is: Vin = 2Vref. Thus, for the 200.0 mV and 2.000 volt scale, Vref should equal 100.0mV and 1.000 volt, respectively. However, in many applications where the A/D is connected to a transducer, there will exist a scale factor other than unity between the input voltage and the digital reading. For instance, in a weighing system, the designer might like to have a full scale reading when the voltage from the transducer is 0.682V. Instead of dividing the input down to 200.0mV, the designer should use the input voltage directly and select Vref = 0.341V. Suitable values for integrating resistor and capacitor would be 120k and 220n 7106, 120k and 100n 7107, 330k and 47n 7126. This makes the system slightly guieter and also avoids a divider network on the input. The 7107 with ±5 volts supplies can accept input signals up to  $\pm 4$  volts. Another advantage of this system occurs when a digital reading of zero is desired for  $Vin \neq 0$ . Temperature and weighing systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between input high and common and the variable (or fixed) offset voltage between common and input low.

#### 7107 Power supplies

The 7107 is designed to work from  $\pm 5$  volt supplies. N.B. It is recommended to decouple the supplies with two 10 $\mu$  capacitors).

However, if a negative supply is not available, it can be generated from the clock output as shown in figure 5.

In fact, in selected applications no negative supply is required. The conditions to use a single + 5V supply are:

- 1. The input signal can be referenced to the centre of the common mode range of the converter.
- 2. The signal is less than  $\pm 1.5$  volts.
- 3. An external reference is used.

#### 7106 and 7126 Supplies

The 7106 and 7126 may be operated from either a battery source, or from a mains system derived supply. The latter should be  $\pm$ 5V. The 0v may be connected to the test pin, if external circuitry is required, and also be used as a ground reference for the input. (Test and Analogue sections).



# Displays

7107: Common Anode to + 5V 7106 and 7126 Backplane to Pin 21



Note 0.3 in. Common Anode LED displays are available for direct driving from the 7107 and 31/2 digit LCD displays for use with the 7106 and 7126. Please refer to current catalogue. (See figure 8 for method of driving LCD decimal points).

Figure 7 Display buffering for increased drive



Figure 8 Exclusive "OR" gate for decimal point drive of liquid crystal display. (test function)



# External components

Figure 9 ICL 7106 using the internal reference. Values shown are for 200mV full-scale, 3 readings/sec., floating supply voltage (9Vbattery)



#### Component values







#### Input filters

Due to extremely low input leakage current, typically 1pA at  $25^{\circ}$ C, the errors caused by high impedance passive filters on the input are minimal. The simple R.C. filter consisting of R5(IM) and C5(10n) introduces a negligible 1µV error.

#### Input protection

As stated in note 1 in the maximum ratings section, the input voltage may exceed the supply voltages providing that the input current to the IC is limited  $\pm 100\mu$ A. If the D.V.M. IC is used in the single ended input mode, the 1M ohm input filter resistor is sufficient to give protection up to at least  $\pm 100$ V. If the device is to be used in the differential input mode the 1M ohm resistor in the non-inverting input line should be changed to 470k and another 470k added to the inverting input line, this will then give protection to at least  $\pm 100$ V as before. In some cases an input attenuator, if used, may form part of the input protection.

#### ac voltage measurements

Measuring ac voltages requires the voltage to be first rectified before applying to the DPM. To achieve this a precision rectifier is used as shown in figure 12. Here the use of an operational amplifier gives a dc voltage proportional to the RMS. value of the ac input. This is only true for sine waves as any harmonic content will introduce significant errors.

Apply the output to the DPM. differential inputs pins 30 and 31.





# 232-2251

## Input attenuators

When it is required to measure voltages in excess of the maximum, i.e. 2V FSD the input voltage must first be attenuated. In this instance a reduction in input resistance should be expected.

To maintain a reasonably constant attenuation, without serious loss in reading accuracy due to loading effects, the attenuator input resistance is usually selected to lie between 1M and 10M. Figure 13 shows the method of calculating resistor values and figure 14 gives suggested component values.



## Current measurements

Measurement of ac or dc current can be achieved by measuring the voltage drop across a known resistor which is placed in series with the circuit under test. Depending on the range selected, i.e. 200mV or 2V the voltage drop across the resistor can be determined by Ohms law:



Take care not to exceed the power dissipation of the resistor.

#### **Resistance** measurements

To measure the unknown value of a resistor a defined current is passed through the resistor and the resultant potential difference is measured. The current is obtained from a constant current source. A typical circuit to achieve this is shown in figure 15. The approximate values of Rset are shown in the table.



RS Components shall not be liable for any liability or loss of any nature (howsoever caused and whether or not due to RS Components' negligence) which may result from the use of any information provided in **RS** technical literature.